# Task 4: LED Driver

Optical Uplink

Ryan Dufour Phil Robb Joseph Arsenault

#### Abstract

The design, simulation, and construction of a signal generator using MOSFET based logic gates are described. In task 3 of the optical uplink project, several inverting circuits are explored using NMOS and CMOS MOSFETS. An inverter based ring oscillator was constructed using the CD4007 CMOS integrated circuit. An inverter based astable multivibrated was built as well. The ring oscillator was chosen to be the signal generator for the optical uplink project. The output of the CMOS ring oscillator was required to operated at approximately 20 kHz, 50% duty-cycle, with a  $5V_{pp}$  amplitude. a sinusoidal wave form, at a frequency of 19.8 kHz, a duty cycle of 51% and  $4.9V_{pp}$  amplitude. These measurements fall within acceptable tolerances of the desired specifications of 20 kHz, 50% duty cycle and  $5V_{pp}$  amplitude.

Electrical and Computer Engineering University of Maine ECE - 342 November 12, 2017



## Contents

| 1 | Introd  | uction                | 1 |
|---|---------|-----------------------|---|
| 2 | Circuit | Development           | 1 |
| 3 | Experi  | mental Implementation | 2 |
| 4 | Discus  | sion                  | 2 |
|   | 4.1 NI  | MOS inverter          | 2 |
|   | 4.2 CI  | MOS inverter          | 2 |
|   | 4.3 Al  | ND gate               | 3 |
|   | 4.4 Ri  | ng oscillator         | 3 |
| 5 | Conclu  | ısion                 | 4 |

## List of Figures

| 1                     | Block diagram for optical uplink [1]  | 1 |
|-----------------------|---------------------------------------|---|
| $\operatorname{List}$ | of Tables                             |   |
| 1                     | Comparison of NMOS                    | 2 |
| 2                     | CMOS inverter comparison              | 3 |
| 3                     | Truth Table: AND                      | 3 |
| 4                     | Comparison of ring oscillator results | 3 |

#### 1 Introduction

This report describes the design, implementation and test of an LED driver.

This report describes the design, implementation and test of a signal generator using various NMOS and CMOS inverter designs. Two different signal generators were designed, an astable multivibrator and a ring oscillator. Notably, negative metal oxide semiconducting field effect transistors (NMOS), complementary metal oxide semiconducting field effect transistors (CMOS), and finally the conjunction of the two to form an AND logic gate. Figure 1 demonstrates where in the optical uplink project the signal generator is placed. The signal generator creates the waveform that drives the LED that is detected by the photodetector.



Figure 1: Block diagram for optical uplink [1]

The output from the signal generator is not a square wave, nor does it output enough current to drive the LED. The current driver will be created in a subsequent lab. The voltage transfer characteristics (VTC) of an ideal inverter is shown in Figure ??.

Figure ?? describes the ideal VTC of an inverter, where the voltages for logic low and logic high are shown. Both the ring oscillator and the astable multivibrator are created by cascading several CMOS inverters together,

Section 2 of this report describes the design, and when relevant, the simulations of the NMOS, CMOS inverter, the AND gate, the ring oscillator, and finally the astable multivibrator. Experimental results are addressed in section 3. A discussion of the results, sources of error, and areas of possible improvement are outlined in section 4. Section 5 concludes this report.

### 2 Circuit Development

This section covers the design choices associated with the various circuits constructed. A common trait among all of the designs included is the use of MOSFETS. MOSFETS are silicon based components that take advantage of the semiconducting properties of silicon in order to behave as a switch. The ability for a MOSFET to transition from "open" to "closed" is the foundation for digital circuits. In digital circuits, voltages are not represented as analog continuous signals, but instead as discrete binary values, where 1 represents logic high and 0 represents logic low. One of the properties investigated in this report is the real electrical characteristics of these digital logic circuits. These circuits do not behave ideally and the real switching time of the circuits can lead to problems during circuit implementation.

The order in which the circuits are discussed is as follows: first, the resistively loaded NMOS, followed by the CMOS inverter, then the CMOS logic gate and finally the ring oscillator and the astable multivibrator.

### 3 Experimental Implementation

#### 4 Discussion

This lab served as introduction to MOSFETS and implementation of digital logic. When using transistors to create digital devices, it is often assumed that the device behaves ideally. When the device is logic high, it is one voltage, and when it is logic low it is another. Based on this logic, it is assumed that the switching on and off of the MOSFETS happen instantaneously. Based on the results of the ring oscillator and other inverter circuits, the MOSFETS do not switch instantaneously. Instead, power is consumed by the MOSFETS when they transition from one state to another. This consumption of power causes a small time delay. Each of the circuits described in this report are discussed in the following subsections, excluding the astable multivibrator. The astable multivibrator was not constructed during the experimental phase of this task.

#### 4.1 NMOS inverter

The NMOS inverter worked as simulated and required no significant design changes in order to function. The measured power consumption was different from the simulated values, but it operated within a tighter band of values. The comparison of the NMOS with simulations is shown in Figure 1.

| Component Values | Simulated              | Experimental           |
|------------------|------------------------|------------------------|
| R                | $4.4 \mathrm{k}\Omega$ | $4.3 \mathrm{k}\Omega$ |
| Max Power        | $31.2 \mathrm{mW}$     | $5.8 \mathrm{mW}$      |
| Min Power        | 69.5pW                 | $37\mu W$              |
| Rise Time        | 199ns                  | $11\mu s$              |
| Fall Time        | 195ns                  | $1.22\mu s$            |

Table 1: Comparison of NMOS

The rise and fall times were significantly greater as well. This can be accounted for by the fact the implemented circuit, in addition to board parasitic capacitance, also had capacitance from the jumpers connecting the pins of the device. Each jumper added capacitance to the circuit, which in turn increased the time constant for the circuit, which would account for the increased transition times.

#### 4.2 CMOS inverter

The CMOS inverter required no changes from simulation. The circuit behaved as expected, with the VTC matching that of the simulations. One of the strengths of the CMOS is the faster transition between logic states. This is reflected in the slope of the experimental VTC. The CMOS also represents logic low with zero volts, as opposed to the NMOS were logic low was still some positive voltage. The DC power consumption of the CMOS was also negligible compared to that of the NMOS. Table 2 shows the differences between the simulated and measured CMOS circuit.

Table 2: CMOS inverter comparison

| Component Values | Simulated | Experimental      |
|------------------|-----------|-------------------|
| Rise Time        | 142ns     | $235 \mathrm{ns}$ |
| Fall Time        | 114ns     | 177ns             |
| Power            | 0         | $5\mu W$          |

The experimental results for the CMOS inverter are shown in Table 2.

#### 4.3 AND gate

The AND gate operated as expected. This lab served as an introduction to the use of transistors as logic devices. The use of binary logic is fundamental in the design of digital logic. The construction of a physical AND gate demonstrates the real device characteristics of logic circuits. The truth table for the constructed AND gate is shown in Table 3.

Table 3: Truth Table: AND

| Inp | uts | Output |
|-----|-----|--------|
| A   | В   | Z      |
| 0   | 0   | 0      |
| 0   | 1   | 0      |
| 1   | 0   | 0      |
| 1   | 1   | 1      |

#### 4.4 Ring oscillator

The ring oscillator circuit designed with the CMOS did not initially meet the specifications required in the lab. The simulations were accurate, but real-world parasitic capacitances from the board and jumper wires impacted the circuit. To remedy the situation, a capacitor of 4.7 nF was added in parallel after the second inverting gate. By increasing the capacitance, we lowered the frequency from 22.8 kHz to 19.8 kHz. The comparison between the simulated results and experimental is expressed in Table 4

Table 4: Comparison of ring oscillator results

| Component Values | Simulated | Experimental |
|------------------|-----------|--------------|
| $C_1$            | 8nF       | 8.2nF        |
| $C_2$            | 8nF       | 13.9nF       |
| $C_3$            | 8nF       | 8.2nF        |
| Frequency        | 20.1kHz   | 19.8kHz      |
| Amplitude        | 5V        | 4.9V         |

The reason this oscillator is chosen over the astable multivibrator as the signal generator is mostly arbitrary and simply design choice for the optical uplink project [4]. Although one of the benefits of the ring oscillator is that from the sensitivity testing it is less affected by component tolerances than the astable multivibrator. This is significant since the capacitors available for circuit construction are 10% tolerances.

#### 5 Conclusion

The design, simulation, and implementation of the ring oscillator signal generator have been explained. NMOS inverters, CMOS inverters, and logic gates were also investigated. Lab specification required that the signal generator have a frequency of approximately 20kHz, a duty-cycle of approximately 50%, and an amplitude of 5V. The signal generator takes an input DC voltage and creates an sinusoidal waveform at the output. The signal generator circuit was constructed using the following parts: three 8.2nF capacitors, a 4.7nF capacitor; and finally a CD4007 CMOS integrated circuit with 5V supply voltages. The frequency was 19.8kHz, with a duty-cycle of 51%, and an amplitude of 4.9V. An important lesson about the behavior real logic circuits was learned. Real digital circuits have measurable electrical characteristics and do not behave ideally.

### References

- [1] D.E. Kotecki Lab.(2017) Lab #2 Active Bandpass Filters [Online]. Available: http://web.eece.maine.edu/kotecki/ECE342/labs/ECE342\_2017\_Lab2.pdf
- [2] D.E. Kotecki Lab.(2017) Resistively Loaded MOSFET Gate [Online]. Available: http://web.eece.maine.edu/kotecki/ECE342/labs/ECE342\_2017\_Lab3\_Inverter.pdf
- [3] Texas Instruments, "LM555 Datasheet", http://www.ti.com/lit/ds/symlink/lm555.pdf
- [4] N.W. Emanatoglu.(2017) Lab #3; MOSFET based logic gates [Online]. Available:http://web.eece.maine.edu/kotecki/ECE342/labs/ECE342\_2017\_Lab3\_Briefing.pdf